# Estimation of ADC Nonlinearities from the Measurement in Input Voltage Intervals

# <sup>1</sup>M. Godla, <sup>2</sup>L. Michaeli, <sup>3</sup>J. Šaliga, <sup>4</sup>R. Palenčár

<sup>1,2,3</sup>Deptartment of Electronics and Multimedia Communications, FEI TU of Košice, Slovak Republic <sup>4</sup>Institute of sutemation massurement and applied information. SiE STU Pretislave

<sup>4</sup>Institute of automation, measurement and applied informatics, SjF STU Bratislava, Slovak Republic

Email: marek.godla@tuke.sk

Abstract. This paper present proposal for fast testing method of AD converters aimed for estimation of INL as the error function and superimposed uncertainty based on two dimensional ADC error model. INL function is being determined by curve fitting of approximation function from the measurement of INL(k) in chosen code bins of the full scale range of ADC under test. Proposed testing method is suitable for approval of final accuracy of assembled data acquisition system.

Keywords: — Analog to Digital Converters (ADC), Curve Fitting, Integral Nonlinearity (INL), Error Function, Uncertainty

# 1. Introduction

This paper presents a simple experimental method of testing INL characteristics of AD converters which can be performed in laboratories of end user. Test method works with several code bins which are important to approximate of integral nonlinearity as a basic parameter describing deviation in the transfer characteristic.

Integral nonlinearity *INL*(k) and average code bin width Q' are defined according to [1], [2]. Taking into account Terminal based definitions transient code levels idea and real at both ends are equal  $T_{id}(0) = T(0)$  and  $T_{id}(2N-1) = T(2N-1)$ 

The characteristic of a real AD converter could be described by the two dimensional model [1]. INL is being described by the formula

$$INL(k) = {}^{LCF}INL(k) + {}^{HCF}INL(k)$$
(3)

Where low code frequency component <sup>*LCF*</sup>*INL* represents smothered component of *INL* function while high code frequency component <sup>*HCF*</sup>*INL* describes deterministic and stochastic effects of ADC nonlinearities. There are various mathematical methods proposed in the literature which approximate <sup>*LCF*</sup>*INL(k)* with sufficient accuracy [4], [5]. The optimal type of approximating function depends on shape resulting error function conditioned by the ADC architecture and utilized technology.

From the metrological point of view, with increasing approximation order the  $^{LCF}INL(k)$  convert to the systematic ADC error and remaining  $^{HCF}INL(k)$  covers all remaining stochastic error sources. Impact of all those error sources could be described by combined uncertainty.

## 2. Curve fitting method for approximation of the INL characteristics

The proposed test method is based on the approximation of the ADC error characteristics by a polynomial.

$$INL(k) = a_m k^m + a_{m-1} k^{m-1} + \dots + a_1 k + a_0$$
(4)

The parameters  $a_0, a_1, \ldots, a_m$ , are estimated using the least mean square (LMS) criteria

$$E = \min \sum_{k=k_1}^{k_n} \left[ INL(k) - \left( a_m k^m + a_{m-1} k^{m-1} \dots + a_1 k_1 + a_0 \right) \right]^2$$
(5)

The number *n* of codes  $(k_1 ... k_n)$  where the integral nonlinearity *INL(k)* have to be measured is lower than all ADC codes, which allows to speed up testing procedure. The transient code levels T(k) in the *L* interleaved nodes  $(k_2, k_{n-1})$  are measured by standardized testing method [3].

#### 3. Uncertainties and Errors of Measuring of Code Bins

The INL measured in chosen code bins gives information just about systematic error. Uncertainty determines the margin of error of the tested error function by giving a range of values likely to enclose the true value. The combined uncertainty consists from following components in our case.

The first one  $u_1$  represents the testing uncertainty caused by the utilized testing method. It belongs to the uncertainty of type A and could be determined by the repetition of measurement of code bins. We have used 10 measurement for any code bin k. Uncertainty  $u_1(k)$  of transient code level testing determines uncertainty of INL(k) in the nodal code bin.

$$u_{1}(k) = 3\sqrt{\frac{1}{I(I-1)}\sum_{i=1}^{I} (T_{i}(k) - \overline{T(k)})^{2}}$$
(6)

The total uncertainty of *INL* estimation in the *L* nodal points is being determined by the geometrical sum. Uncertainty in nodes k=0 and  $k=2^{N}-1$  are zero.

$$u_{1} = \sqrt{\left(\frac{1}{L}\left[\sum_{i=1}^{L}u_{1}^{2}(i) + u_{1}(i)\sum_{\substack{j=1\\i\neq j}}^{L}u_{1}(j).r_{ij}\right]\right)}$$
(7)

where  $r_{ij}$  represents the cross correlation between testing results in any nodal point  $k_n$ .

The second uncertainty component is determined by the uncertainty of the precise digital voltmeter, which is responsible for traceability of measured code levels. This value could be estimated by the  $u_2$  uncertainty of type B taken from the voltmeter data sheet.

The third component is connected with approximation uncertainty expressed by the approximation mean square error  $u_3 = 3.Q.\sqrt{E}$ . This component has no correlation to the other uncertainty components. The uncertainty expressed in the codes must be transformed in voltage.

The total combined uncertainty of testing procedure  $u_c$  is being determined by all three contributions. No correlation between them is considered.

$$u_{c} = 3\sqrt{\sum_{i=1}^{3} u_{i}^{2}}$$
 (8)

Combined uncertainty is an optimal indicator of test confidence. Determination of INL(k) systematic error is reliable when final uncertainty is lower than maximal value INLmax. This figure of merit allows end user to improve its testing procedure in two directions.

The first one is based on the determination of bottlenecks in the proposed method by selection of uncertainty components contributing dominantly to the combined uncertainty. It allows enhancing number of testing attempts, improving the quality of reference voltmeter or increasing order of approximating polynomial.

The second possibility how to achieve satisfying ratio between  $u_c$  and  $INL_{max}$  is the enhancement of the amount of the testing nodes and order of the polynomial approximation.

Impossibility to achieve required limits of combined uncertainty is a sign that standardized methods has to be applied. As mentioned in paper [6] the suitable error models are dependent on ADC technology.

Besides converter error the digital results at the ADC output are always corrupted by the quantization noise which theoretical value is  $u_q = Q' \sqrt{12}$ . When the testing combined uncertainty and maximal value of error function are lower than quantization uncertainty it has no sense to perform correction using error function.

## 4. Experimental Results

Proposed method was tested by two types of ADCs each one representing another internal architecture. First one is 12 bit ADC of type TC7109 A by Microchip based on the double slope integration principle with autozeroing phase. Second tested ADC was 8-bit ADC0804 by Intersil working on the successive approximation principle.

The (Fig. 1.a.) shows results of approximation of the first ADC (TC 7109 A) by the polynomial of 5,10,3-th order when L=20 equidistant points in the transfer characteristic were taken for INL estimation. The integral nonlinearity by the standardized method is on (Fig.1.b).



Fig.1a.) Fig. 1. Measured INL of TC7109 by standardized method b.) approximated function with polynomial of 3,5,10 th order for 20 nods

The (Fig. 2a). shows results of approximation of ADC0804 with different order. The difference between approximated polynomial and real *INL* measured by standardized methods is shown on (Fig.2.b). Typical consequence of DAC in the feedback is periodical repetition of the characteristic values of *INL* over the full scale. The uncertainty components contributions and their impact on combined one are shown on (Tab.1).

| Type of ADC                                                                    | Nod. points | $u_1$<br>[ $\mu V$ ] | u <sub>2</sub><br>[μV] | $u_3 \left[ \mu V \right]$ |                   |          | И.                                              |
|--------------------------------------------------------------------------------|-------------|----------------------|------------------------|----------------------------|-------------------|----------|-------------------------------------------------|
|                                                                                |             |                      |                        | Order of pol.              |                   |          | [μV] 10                                         |
|                                                                                |             |                      |                        | 10                         | 5                 | 3        | pol.                                            |
| 8 bit ADC –<br>ADC0804                                                         | 20          | 26,893               | 5,5                    | 4041,87                    | 6097,51           | 6421,92  | 12125                                           |
|                                                                                | 30          | 19,855               |                        | 4769,79                    | 6301,83           | 6735,794 | 14309,5                                         |
|                                                                                | 50          | 23,715               |                        | 4988,11                    | 6162,17           | 6423,92  | 14946,51                                        |
| <i>12 bit ADC-<br/>TC7109</i>                                                  | 20          | 18,582               |                        | 150,517                    | 312,473           | 671,036  | 455,27                                          |
|                                                                                | 30          | 22,469               |                        | 99,861                     | 140,156           | 377,977  | 307,515                                         |
|                                                                                | 50          | 22,404               |                        | 142,232                    | 176,975           | 385,502  | 432,272                                         |
| Full INL char. of 8 bit ADC                                                    |             |                      |                        | 20 points -8 bit ADC       |                   |          |                                                 |
| 0,35<br>0,25<br>0,2<br>0,15<br>0,0<br>0,0,05<br>0,0,0,0,0,0<br>0,0,0,0,0,0,0,0 |             |                      |                        |                            | 150 ÷ 200<br>Code | 250 300  | INL points     order 5     order 3     order 15 |

Table 1. Final uncertainties for both ADCs with use variety of nodal points

Fig.2a.). Measured INL of ADC0804 by standardized method b.) approximated function with polynomial of 3,5,10 th order for 20 nods

## Conclusions

Experimental results show that approximation of ADCs' INL by a polynomial function on the base of measurement in the reduce amount of measured points of its FSR is a suitable method which can speed up time consuming procedure according to IEEE standards for ADC testing. Increasing resolutions of the produced ADCs increase contribution of analog components to the final error function. Especially, integrated sensor systems could be presented by the generalized analog to digital converter. Testing for the reduced amount of reference physical quantities from the full measuring range is much easier.

#### Acknowledgment

The work is a part of project supported by the APVV agency APVV-0096-10, VEGA agency (No. 1/0310/09 and 1/0555/11) and KEGA agency (97-034STU-4/2010, 3/7115/09). This publication is the result of the project implementation Development of Centre of Information and Communication Technologies for Knowledge Systems (project number: 26220120030) supported by the Research & Development Operational Programme funded by the ERDF.

#### References

- [1] Michaeli,L., Michalko,P., Šaliga,J.>Unified ADC nonlinearity error model for SAR ADC /, 2008.In: Measurement. ISSN 0263-2241. Vol. 41, no. 2 (2008), p. 198-204. -
- [2] IEEE Standard 1057-1994 for digitizing waveform recorders, Dec. 1994.
- [3] IEEE Standard 1241-2000 for terminology and test methods for analog-to-digital converters, Dec. 2000.
- [4] Janik, Jean-Marie: Estimation of A/D Converter Nonlinearities from Complex Spectrum
- [5] Adamo, F. Attivissimo, F. Giaquinto, N. Kale, I.: Measuring Dynamic Nonlinearity of A/D Converters Via Spectral Methods, Proc of IMEKO IWADC 2003, p.167-170

MEASUREMENT 2011, Proceedings of the 8th International Conference, Smolenice, Slovakia

- [6] Adamo, F.,Andria,G.,Attivissimo, F. Giaquinto, N.:.:Linearisation of A/D converters by dither and Chebyshev polynomials, /In: Measurement . - ISSN 0263-2241. - Vol. 35, no. 2 (2004), p. 123-130.
- [7] Stefani, F., Moschitta, A., Macii, D., Carbone, P., Petri, D.: Fast estimation of ADC nonlinearities using Sinewave Histogram Test, In: Measurement. - ISSN 0263-2241. -Vol. 39, no. 3 (2006), p. 232-237.